Assignment 4
By Amr Mohamed Ahed Ebrahim

```
module ALSU #(parameter INPUT_PRIORITY="A", FULL_ADDER="ON")

(
    input clk, rst,
    input [2:0] A, B,
    input [2:0] opcode,
    input cin, serial_in,
    input direction,
    input red_op_A, red_op_B,
    input bypass_A, bypass_B,
    output reg [5:0] out,
    output reg [15:0] leds
);

reg [2:0] A_reg, B_reg;
    reg [2:0] opcode_reg;
    reg cin_reg, serial_in_reg;
    reg direction_reg;
    reg red_op_A_reg, red_op_B_reg;
    reg bypass_A_reg, bypass_B_reg;
    reg [5:0] out_next;
    reg [15:0] leds_next;
```

```
always@(posedge clk or posedge rst)
  if(rst) begin
    A_reg <= 0;
    B_reg <= 0;
    opcode_reg <= 0;
    cin_reg <= 0;
serial_in_reg <= 0;</pre>
   direction_reg <= 0;
   red_op_A_reg <= 0;
   red_op_B_reg <= 0;
   bypass_A_reg <= 0;
    bypass_B_reg <= 0;</pre>
   out <= 0;
leds <= 0;
 else begin
   A_reg <= A;
   B_reg <= B;
   opcode_reg <= opcode;
cin_reg <= cin;
serial_in_reg <= serial_in;</pre>
   direction_reg <= direction;</pre>
   red_op_A_reg <= red_op_A;</pre>
    red_op_B_reg <= red_op_B;</pre>
    bypass_A_reg <= bypass_A;
bypass_B_reg <= bypass_B;
out <= out_next;
    leds <= leds_next;</pre>
```

```
always @(*) begin
            leds_next=0;
             if(bypass_A_reg==1 && bypass_B_reg==1)
56 ▼
                if(INPUT_PRIORITY=="A")
                  out_next=A_reg;
                else if(INPUT_PRIORITY=="B")
58 ▼
                  out_next=B_reg;
                  out_next=out;
             else if(bypass_A_reg==1)
               out_next=A_reg;
             else if(bypass_B_reg==1)
               out_next=B_reg;
                  case(opcode_reg)
                     0: if(red_op_A_reg==1 && red_op_B_reg==1)
69 ▼
                            if(INPUT_PRIORITY=="A")
                               out_next=&A_reg;
71 ▼
                            else if(INPUT_PRIORITY=="B")
                               out_next=&B_reg;
                       out_next=out;
else if(red_op_A_reg==1)
75 ▼
                           out_next=&A_reg;
                       else if(bypass_B_reg==1)
                           out_next=&B_reg;
                            out_next=A_reg&B_reg;
                     1: if(red_op_A_reg==1 && red_op_B_reg==1)
83 ▼
                            if(INPUT_PRIORITY=="A")
                               out_next=^A_reg;
                            else if(INPUT_PRIORITY=="B")
85 ▼
                               out_next=^B_reg;
87 ▼
                               out_next=out;
                       else if(red_op_A_reg==1)
89 ▼
                           out_next=^A_reg;
                       else if(bypass_B_reg==1)
                           out_next=^B_reg;
                            out_next=A_reg^B_reg;
```

```
2: if(red_op_A_reg==1 || red_op_B_reg==1) begin
                    out_next=0;
leds_next=~leds;
                  else if(FULL_ADDER=="ON")
                   out_next=A_reg+B_reg+cin_reg;
                  else if(FULL_ADDER=="OFF")
                   out_next=A_reg+B_reg;
                    out_next=out;
               3: if(red_op_A_reg==1 || red_op_B_reg==1) begin
                    out_next=0;
                    leds_next=~leds;
                    out_next=A_reg*B_reg;
               4: if(red_op_A_reg==1 || red_op_B_reg==1) begin
                    out_next=0;
                    leds_next=~leds;
                  else if(direction_reg)
                    out_next={out[4:0],serial_in_reg};
                    out_next={serial_in_reg,out[5:1]};
                5: if(red_op_A_reg==1 || red_op_B_reg==1) begin
                    out_next=0;
                    leds_next=~leds;
                  else if(direction_reg)
                    out_next={out[4:0],out[5]};
                    out_next={out[0],out[5:1]};
                6,7: begin
                    out_next=0;
                    leds_next=~leds;
endmodule
```

```
module ALSU_tb ();

reg clk, rst;

reg [2:0] A, B;

reg [2:0] opcode;
     reg cin, serial_in;
     reg direction;
    reg red_op_A, red_op_B;
reg bypass_A, bypass_B;
wire [5:0] out;
wire [15:0] leds;
     ALSU #("A","ON") dut (clk, rst, A, B, opcode, cin, serial_in,
           direction, red_op_A, red_op_B, bypass_A, bypass_B, out, leds);
     initial begin
           clk=0;
           forever
              #10 clk=~clk;
     initial begin
           opcode= 0;
          cin= 0;
serial_in= 0;
           direction= 0;
          red_op_A= 0;
           red_op_B= 0;
           bypass_A= 0;
          bypass_B= 0;
@(negedge clk);
           rst=0;
           @(negedge clk);
          repeat(100) begin
A = $random;
B = $random;
            opcode= $random;
            serial_in= $random;
            direction= $random;
           red_op_A= $random;
red_op_B= $random;
bypass_A= $random;
            bypass_B= $random;
           $stop;
```

#### Waveform



#### **Elaboration Schematic**



# **Elaboration Messages**



# Synthesis Schematic



## Synthesis Message



# Synthesis Utilization Report

| Name   | 1 | Slice LUTs<br>(20800) | Slice Registers<br>(41600) | Bonded IOB<br>(106) | BUFGCTRL<br>(32) |  |
|--------|---|-----------------------|----------------------------|---------------------|------------------|--|
| N ALSU |   | 47                    | 38                         | 40                  | 1                |  |

# Synthesis Timing Report

| Worst Negative Slack (WNS):  | 6.291 ns | Worst Hold Slack (WHS):      | 0.206 ns | Worst Pulse Width Slack (WPWS):          | 4.500 n |
|------------------------------|----------|------------------------------|----------|------------------------------------------|---------|
| Total Negative Slack (TNS):  | 0.000 ns | Total Hold Slack (THS):      | 0.000 ns | Total Pulse Width Negative Slack (TPWS): | 0.000 n |
| Number of Failing Endpoints: | 0        | Number of Failing Endpoints: | 0        | Number of Failing Endpoints:             | 0       |
| Total Number of Endpoints:   | 22       | Total Number of Endpoints:   | 22       | Total Number of Endpoints:               | 39      |

### Implementation Device



# Implementation Messages



#### ∨ □ Opt Design (23 infos)

- (Common 17-349) Got license for feature 'Implementation' and/or device 'xc7a35ti'
- 1 [Project 1-461] DRC finished with 0 Errors
- (Project 1-462) Please refer to the DRC report (report\_drc) for more information.
- (In the second of the second o
- > 1 [Opt 31-138] Pushed 0 inverter(s) to 0 load pin(s). (1 more like this)
- > (1) [Opt 31-389] Phase Retarget created 0 cells and removed 0 cells (4 more like this)
- (i) [Opt 31-662] Phase BUFG optimization created 0 cells of which 0 are BUFGs and removed 0 cells.
- (1) [Pwropt 34-132] Skipping clock gating for clocks with a period < 2.00 ns.</p>
- (Common 17-83) Releasing license: Implementation
- (1) [Timing 38-480] Writing timing data to binary archive
- (Common 17-1381) The checkpoint 'G:/Musk/Digital Design/Kareem Wasseem/Session 4/Asignmnet 4/ALSU/ALSU.runs/impl\_1/ALSU\_opt.dcp' has been generated.
- 1 [runtcl-4] Executing : report\_drc -file ALSU\_drc\_opted.rpt -pb ALSU\_drc\_opted.pb -rpx ALSU\_drc\_opted.rpx
- [IP\_Flow 19-234] Refreshing IP repositories
- 1 [IP\_Flow 19-1704] No user IP repositories specified
- [IP\_Flow 19-2313] Loaded Vivado IP repository 'G: Nivadoo/Vivado/2018.2/data/ip'.
- > 1 [DRC 23-27] Running DRC with 2 threads (1 more like this)
- (Coretcl 2-168) The results of DRC are in file ALSU\_drc\_opted.rpt.

#### ∨ □ Route Design (35 infos)

- (Common 17-349) Got license for feature 'Implementation' and/or device 'xc7a35ti'
- () [Vivado\_Tcl 4-198] DRC finished with 0 Errors
- 1 [Vivado\_Tcl 4-199] Please refer to the DRC report (report\_drc) for more information.
- (a) [Route 35-254] Multithreading enabled for route\_design using a maximum of 2 CPUs
- > figroute 35-416] Intermediate Timing Summary | WNS=5,754 | TNS=0,000 | WHS=-0,004 | THS=-0,004 | (3 more like this)
- [Route 35-327] The final timing numbers are based on the router estimated timing analysis. For a complete and accurate timing signoff, please run report\_timing\_summa
- [Route 35-16] Router Completed Successfully
- (Common 17-83) Releasing license: Implementation
- (Timing 38-480) Writing timing data to binary archive.
- [Common 17-1381] The checkpoint 'G:/Musk/Digital Design/Kareem Wasseem/Session 4/Asignment 4/ALSU/ALSU.runs/impl\_1/ALSU\_routed.dcp' has been generated.
- > 1 [DRC 23-27] Running DRC with 2 threads (1 more like this)
- (Coretcl 2-168) The results of DRC are in file ALSU\_drc\_routed.rpt.
- > 1 [runtcl-4] Executing : report\_drc -file ALSU\_drc\_routed.rpt -pb ALSU\_drc\_routed.pb -rpx ALSU\_drc\_routed.rpx (7 more like this)
- > 1 [Timing 38-35] Done setting XDC timing constraints. (2 more like this)
- 1 (DRC 23-133) Running Methodology with 2 threads
- (Coretcl 2-1520) The results of Report Methodology are in file ALSU\_methodology\_drc\_routed.rpt.
- [Vivado\_Tcl 4-545] No incremental reuse to report, no incremental placement and routing data was found.
- > (1) [Timing 38-91] UpdateTimingParams: Speed grade: -1L, Delay Type: min\_max, Timing Stage: Requireds. (1 more like this)
- > (§ [Timing 38-191] Multithreading enabled for timing update using a maximum of 2 CPUs (1 more like this)

## ∨ □ Implemented Design (9 infos)

#### ✓ □ General Messages (9 infos)

- (Netlist 29-17) Analyzing 18 Unisim elements for replacement
- (Netlist 29-28) Unisim Transformation completed in 0 CPU seconds
- (Project 1-479) Netlist was created with Vivado 2018.2
- (Project 1-570) Preparing netlist for logic optimization
- (1) [Timing 38-478] Restoring timing data from binary archive.
- [Timing 38-479] Binary timing data restore complete.
- (Project 1-856) Restoring constraints from binary archive.
- (Project 1-853) Binary constraint restore complete.
- [Project 1-111] Unisim Transformation Summary: No Unisim elements were transformed.

#### Implementation Utilization Report



#### Implementation Timing Report



### I Failed to generate the bitstream.



- OEC NSTD-1] Unspecified I/O Standard: 6 out of 40 logical ports use I/O standard (IOSTANDARD) value 'DEFAULT', instead of a user assigned specific value. This may cause I/O contention or incompatibility with the board power or connectivity affecting performance, signal integrity or in extreme cases cause damage to the device or the components to which it is connected. To correct this violation, specify all I/O standards. This design will fail to generate a bitstream unless all logical ports have a user specified I/O standard value defined. To allow bitstream creation with unspecified I/O standard values (not recommended), use this command: set\_property SEVERITY (Warning) [get\_drc\_checks NSTD-1]. NOTE: When using the Vivado Runs infrastructure (e.g. launch\_runs Tcl command), add this command to a .tcl file and add that file as a pre-hook for write\_bitstream step for the implementation run. Problem ports: out[5:0].
- ① [DRC UCIO-1] Unconstrained Logical Port: 6 out of 40 logical ports have no user assigned specific location constraint (LOC). This may cause I/O contention or incompatibility with the board power or connectivity affecting performance, signal integrity or in extreme cases cause damage to the device or the components to which it is connected. To correct this violation, specify all pin locations. This design will fail to generate a bitstream unless all logical ports have a user specified site LOC constraint defined. To allow bitstream creation with unspecified pin locations (not recommended), use this command: set\_property SEVERITY {Warning} [get\_drc\_checks UCIO-1]. NOTE: When using the Vivado Runs infrastructure (e.g. launch\_runs Tcl command), add this command to a .tcl file and add that file as a pre-hook for write\_bitstream step for the implementation run. Problem ports: out[5:0].
- ( [Vivado 12-1345] Error(s) found during DRC. Bitgen not run.